Ion traps fabricated in a CMOS foundry

Citation: Applied Physics Letters 105, 044103 (2014); doi: 10.1063/1.4892061
View online: http://dx.doi.org/10.1063/1.4892061
View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/105/4?ver=pdfcov
Published by the AIP Publishing

Articles you may be interested in
Super-self-aligned back-gated double-gate planar transistors: Novel fabrication approach
J. Vac. Sci. Technol. B 24, 3230 (2006); 10.1116/1.2397067

Requirements and Challenges in Ion Implanters for Sub100nm CMOS Device Fabrication

Applications of micro-Raman spectroscopy in salicide characterization for Si device fabrication
J. Vac. Sci. Technol. B 21, 862 (2003); 10.1116/1.1562642

Design and fabrication of organic complementary circuits
J. Appl. Phys. 89, 5125 (2001); 10.1063/1.1362635

Stable titanium silicide formation on field oxide after BF 2 ion implantation
Ion traps fabricated in a CMOS foundry


Department of Electrical Engineering and Computer Science, Massachusetts Institute of Technology, Cambridge, Massachusetts 02139, USA
Center for Ultracold Atoms, Research Laboratory of Electronics and Department of Physics, Massachusetts Institute of Technology, Cambridge, Massachusetts 02139, USA
Lincoln Laboratory, Massachusetts Institute of Technology, Lexington, Massachusetts 02420, USA

(Received 17 June 2014; accepted 7 July 2014; published online 31 July 2014)

We demonstrate trapping in a surface-electrode ion trap fabricated in a 90-nm CMOS (complementary metal-oxide-semiconductor) foundry process utilizing the top metal layer of the process for the trap electrodes. The process includes doped active regions and metal interconnect layers, allowing for co-fabrication of standard CMOS circuitry as well as devices for optical control and measurement. With one of the interconnect layers defining a ground plane between the trap electrode layer and the p-type doped silicon substrate, ion loading is robust and trapping is stable. We measure a motional heating rate comparable to those seen in surface-electrode traps of similar size. This demonstration of scalable quantum computing hardware utilizing a commercial CMOS process opens the door to integration and co-fabrication of electronics and photonics for large-scale quantum processing in trapped-ion arrays. © 2014 AIP Publishing LLC. [http://dx.doi.org/10.1063/1.4892061]

Trapped atomic ions are a promising system for large-scale quantum processing, as all required basic quantum operations have been demonstrated with low error. However, these demonstration experiments typically consist of relatively few ions (≤10) manipulated with optical beams and electronic signals routed from outside the ion-trap vacuum chamber. In order to scale the system to the number of quantum bits (qubits) required to provide speedups over classical computing methods, trap arrays holding orders of magnitude more ions are necessary. Additionally, each array site will require local control, readout electronics, and optics for scalability.

Current microfabricated ion traps (and, in fact, realizations of any scalable quantum processing technology) depend on specialized, non-standard processes in research clean-room facilities. The traps are often built upon non-silicon substrates and where silicon is used, only a few metal layers (four maximum) have been implemented. None of the traps made on silicon substrates to date have had doped, active device fabrication available, and due to the idiosyncratic process steps used, the lithographic resolution is typically limited. Repeatability at different facilities is almost impossible due to local process variations and substrate processing capabilities.

Here, we describe the design and operation of an ion trap built using a standard high-resolution complementary metal-oxide-semiconductor (CMOS) fabrication process. Based on industry-standard practices and materials, there are active and passive layers beneath the trap-electrode layer that may enable integration of electronics and photonics for control and readout of trapped-ion quantum states. Standardization of the foundry process permits any group to produce identical devices with high yield.

Devices were fabricated on an 3 × 3 mm^2 die (Fig. 1) on a shared, 200-nm, multi-project wafer produced in a 90-nm CMOS process operated by IBM (9LP process designation). This process is primarily utilized for dense, high-performance digital circuits, and the trap die was one of many designs fabricated in parallel on the same wafer. The process allows for patterning of 8 copper interconnect layers, along with the top aluminum pad layer (right panel of Fig. 1). This 1.3 μm thick pad layer was used for the trap electrodes, and a copper layer (m5) approximately 4 μm below the aluminum layer’s bottom surface and 2 μm above

FIG. 1. Die and process cross-section. A micrograph of the fabricated 3 × 3 mm^2 die is shown in the upper left panel. The lower left panel shows a perspective rendering of the top aluminum trap layer and the meshed ground plane in copper below, as designed; the gaps in the trap electrodes here are 5 μm, and the ground mesh is formed of 600 nm wires with 350 nm gaps along x and 10 μm gaps along y. A chip cross section is diagrammed at right, with approximate relevant dimensions labeled (“pSi” is polysilicon and metal interconnect layers are labelled m1 through m8). Vias shown between metal layers are only representative.
the silicon substrate was used to form a ground plane under the extent of one of the traps. Due to metal density constraints arising from chemical-mechanical polishing steps applied to these layers, this ground plane was patterned as a mesh of 600 nm strips separated by 350 nm along the x direction and 10 μm along the y direction (see Fig. 1). Metal vias connect this copper ground plane to the center electrode of the trap through the upper metal layers m6–m8.

We designed and tested linear radio-frequency (RF) surface-electrode traps Paul traps that confine ions 50 μm from the electrode surface. The trap has a “five-wire” trap geometry, with two RF electrodes symmetric about the trap axis. Segmented dc control electrodes are routed to the corners of the trap chip to prevent wirebonds from obstructing laser access (see Fig. 2). This design offers flexibility to create various trapping potentials and allows scalability to multi-zone traps with complex geometries. Other advantages include comparative ease in selecting control voltages, and relatively narrow RF electrodes, allowing for lower capacitive coupling and RF power dissipation in the trap. Some inhomogeneity in RF field along the trap axis is anticipated due to the short (2 mm) electrode length, but effects on trapping are expected to be negligible.

A possible limitation to the use of high-resolution CMOS processing is breakdown at large applied potentials, especially since typical ion trap voltage amplitudes are significantly higher than those used in CMOS electronics. However, for up to 200 V static bias applied, the leakage current was below 10 pA, and no sudden increase corresponding to a dielectric breakdown was observed. We performed these tests at room temperature (in a high-dielectric-strength fluid to prevent air breakdown), applying the potential between one of the RF electrodes and either the ground plane or one of the adjacent dc electrodes in both types of trap.

After commercial foundry fabrication, trap chips (diced from the full die) approximately 2.5 \times 1.2 \text{ mm}^2 were bonded to a larger interposer to interface with the cold stage and wiring of a cryogenic vacuum system that allows for variation of the trap-chip temperature.19 Using a quarter-wave helical resonator, a 43 MHz RF signal of approximately 100 V amplitude was applied to the trap electrodes to produce radial trap frequencies of approximately 4–5 MHz, and an axial potential with frequencies near 1 MHz was produced by application of dc potentials of up to approximately 30 V to the segmented control electrodes. We load $^{88}\text{Sr}^{+}$ ions by accelerating precooled Sr atoms from a magneto-optical trap toward the ion trap where they are photo-ionized and Doppler cooled.19 Although not measured precisely in this work, loading efficiency into these traps is similar to more conventionally fabricated surface-electrode traps using the same loading method.

Traps without a ground plane displayed significant laser-induced photo-effects due to the excitation of carriers in the silicon by scattered light used for atom photoionization (PI, 405 nm) and ion Doppler cooling (422 nm). During trap loading, this manifested itself as variation of the RF voltage amplitude on the trap electrodes due to varying impedance of the trap when the 405-nm PI light was on. The effects on the trapping potential were visible as ion motion synchronized to the PI light switch state. We observed no photo-effects in traps with a ground plane. Traps without a ground plane also exhibit strong trap-temperature-dependent nonlinearities in the resonance response of the voltage-step-up resonator. A ground plane reduces RF leakage into the silicon substrate sufficiently to eliminate this effect, such that we observed stable trapping for chip temperatures from 300 K down to 8 K. We noticed slightly more power dissipation in the foundry traps than in traps fabricated from gold or niobium on sapphire for similar RF voltage amplitude,20 most likely due to higher dissipation in the metals or dielectrics. Ion lifetimes of more than an hour were observed in the presence of Doppler cooling light, equivalent to the best lifetimes seen in other traps measured in this vacuum system.

Excess micromotion (ion motion at the RF drive frequency) is caused by static electric fields that displace the ion from the RF null and can lead to ion heating. We compensate for this micromotion using the standard method of applying an additional opposing static field. Typical stray field values are on the order of 500 V/m here and appear stable over days. Although silicon oxide dielectric is exposed at the locations of gaps in the electrodes and may charge due to laser-induced photo-electron production, the stray field’s stability suggests another cause. Wirebonds, which are asymmetric with respect to the ion location and also closer to the ion here than in the case of larger trap chips, may be responsible for the steady stray electric field. The use of through-silicon-via technology can eliminate wirebonds from the chip surface, as has recently been demonstrated for surface-electrode ion traps.21

When compared to single-metal-layer traps (SMLTs) on sapphire substrates, these traps exhibit increased scatter of laser light, possibly due to higher as-deposited roughness of the aluminum layer. We examined the trap-electrode surface using atomic force microscopy and measured an RMS roughness of 35 nm, significantly larger than the 2 nm we have measured on SMLTs. Scatter from the surface can be reduced by focusing laser beams to a smaller diameter at the trap.

Trapped-ion multi-qubit quantum operations can be limited by electric field noise that heats the ions’ shared vibrational modes in the trap, reducing gate fidelity.22,23

![FIG. 2. Micrograph of trap chip diced from die and mounted on the sapphire interposer of a cryogenic vacuum system. Aluminum wirebonds are used to make contact from the aluminum trap electrodes to the gold interposer leads. The chip is 2.5 mm long and 1.2 mm wide. The inset shows two ions trapped 50 μm from the surface of the trap chip. The ions are approximately 5 μm apart.](image-url)
Anomalously large heating rates caused by unknown noise sources have been seen in every trapped-ion experiment that has examined motional-state heating. This is particularly noticeable in small microfabricated traps as the heating rate appears to scale as $1/d^2$ for an ion a distance $d$ from a trap electrode surface. It is therefore important to characterize the heating rate in potentially scallable trap technologies.

Using the dipole-forbidden $S_{1/2} \rightarrow D_{5/2}$ transition in $^{88}$Sr$^+$, we performed resolved-sideband cooling to prepare the ion in the ground state (average occupation $\bar{n} \approx 0.05$) of the 1.3 MHz axial vibrational mode and then measured the heating rate using sideband amplitude spectroscopy on this transition after a varying delay. Results of one such measurement are presented in Fig. 3 for a chip temperature of 8.4 K. Five measurements were recorded over a few days for nominally the same conditions; the average heating rate is 81(9) quanta/s. When scaled by $1/d^2$ to compare traps of different sizes, this heating rate is lower than that reported in any other trap fabricated on a silicon substrate.

Motional heating at this level would lead to an error of less than $10^{-2}$ in a 100 $\mu$s two-ion-qubit gate, below the fault-tolerance threshold for large scale quantum computing with surface-code error-correction schemes.

We have shown basic functionality for quantum processing using a fabrication process, without modification, that has enabled scaling to billions of transistors. Fabrication of advanced CMOS and photonic technology on an ion-trap chip, including the extensive existing libraries of integrated circuits for digital logic and memory, offers a path to scalable, local optical and electronic control and readout of trapped-ion arrays. The demonstration of stable trapping and low electric-field noise in a foundry-process trap is therefore an initial step toward integration of the required classical computing and photonic devices for useful, large-scale quantum processing with trapped ions.

We thank Peter Murphy, Chris Thoummaraj, and Karen Magoon for assistance with ion-trap-chip packaging at Lincoln Laboratory. K.K.M. and R.J.R. acknowledge funding from DARPA MTO, NSF iQuISE, and a DOE Science Graduate Fellowship. I.L.C. acknowledges funding from IARPA. The work at Lincoln Laboratory was sponsored by the Assistant Secretary of Defense for Research & Engineering under Air Force Contract No. FA8721-05-C-0002. Opinions, interpretations, conclusions, and recommendations are those of the authors and are not necessarily endorsed by the United States Government.

---

FIG. 3. Representative measurement of heating rate in a CMOS-foundry-fabricated ion trap. Average occupation of the axial mode of vibration in the linear trap is plotted as a function of delay time after preparation in the ground state at a trap temperature of 8.4 K. A linear fit (line shown) gives a heating rate for these data of 80(5) quanta/s where the uncertainty is due to statistical errors propagated through the fit. An average of five such measurements gives a heating rate of 81(9) quanta/s where the uncertainty is due to run-to-run variability. The inset shows all five measurements with a line indicating the weighted average value.

---

$^{88}$Sr$^+$, we performed resolved-sideband cooling to prepare the ion in the ground state (average occupation $\bar{n} \approx 0.05$) of the 1.3 MHz axial vibrational mode and then measured the heating rate using sideband amplitude spectroscopy on this transition after a varying delay. Results of one such measurement are presented in Fig. 3 for a chip temperature of 8.4 K. Five measurements were recorded over a few days for nominally the same conditions; the average heating rate is 81(9) quanta/s. When scaled by $1/d^2$ to compare traps of different sizes, this heating rate is lower than that reported in any other trap fabricated on a silicon substrate. Motional heating at this level would lead to an error of less than $10^{-2}$ in a 100 $\mu$s two-ion-qubit gate, below the fault-tolerance threshold for large scale quantum computing with surface-code error-correction schemes.

We have shown basic functionality for quantum processing using a fabrication process, without modification, that has enabled scaling to billions of transistors. Fabrication of advanced CMOS and photonic technology on an ion-trap chip, including the extensive existing libraries of integrated circuits for digital logic and memory, offers a path to scalable, local optical and electronic control and readout of trapped-ion arrays. The demonstration of stable trapping and low electric-field noise in a foundry-process trap is therefore an initial step toward integration of the required classical computing and photonic devices for useful, large-scale quantum processing with trapped ions.

---